

Received November 22, 2021, accepted December 5, 2021, date of publication December 8, 2021, date of current version December 23, 2021.

Digital Object Identifier 10.1109/ACCESS.2021.3134089

# Microstrip to Double Ridge Empty Substrate Integrated Waveguide Transitions Based on Exponential and Superelliptical Dielectric Taper

### DAVID HERRAIZ<sup>®</sup><sup>1</sup>, HÉCTOR ESTEBAN<sup>®</sup><sup>1</sup>, (Senior Member, IEEE), DARÍO HERRAIZ<sup>®</sup><sup>2</sup>, ANA VIDAL<sup>®</sup><sup>1</sup>, (Member, IEEE), ANGEL BELENGUER<sup>®</sup><sup>2</sup>, (Senior Member, IEEE), AND VICENTE E. BORIA<sup>®</sup><sup>1</sup>, (Fellow, IEEE)

<sup>1</sup>Instituto de Telecomunicaciones y Aplicaciones Multimedia, Universitat Politècnica de València, 46022 Valencia, Spain

<sup>2</sup>Departamento de Ingeniería Eléctrica, Electrónica, Automática y Comunicaciones, Escuela Politécnica de Cuenca, Universidad de Castilla-La Mancha, 16071 Cuenca, Spain

Corresponding author: David Herraiz (daherza@teleco.upv.es)

This work was supported by the Ministerio de Ciencia e Innovación, Spanish Government, under Project PID2019-103982RB-C44 and Project PID2019-103982RB-C41.

**ABSTRACT** The Empty Substrate Integrated Waveguides (ESIW) maintain the advantages of the Substrate Integrated waveguide (SIW) (i.e. low-volume, low profile, lightweight, easy manufacturing, and integration in a planar circuit board), and present lower losses and higher quality factors in resonators due to the propagation of the fields through air, instead of through lossy dielectric as in SIW. The operational (monomode) bandwidth of the ESIW can be increased with the Single Ridge ESIW (SRESIW). However, the bandwidth can be further increased with the Double Ridge ESIW (DRESIW). In this paper, a brief study of possible DRESIW geometries has been performed, and two transitions from microstrip line (MS) to DRESIW with a dielectric taper geometry based on different equations are proposed. The new wideband transitions present simulated return losses in back-to-back configurations greater than 20 dB in more than a 95% fractional bandwidth. The transition that presents a better compromise between return losses, bandwidth and ease of fabrication is manufactured. The measured return and insertion losses are better than 19.7 dB and 1.5 dB, respectively, in a 96.4% fractional bandwidth.

**INDEX TERMS** Ridge waveguide, empty substrate integrated waveguide, microstrip line, transition, substrate integrated circuit, tapering structure, wideband communication devices.

### **I. INTRODUCTION**

In the last decade, the trend in RF technology is to increase the operating frequency while, at the same time, demanding microwave components with an excellent behaviour in terms of electric response, low losses, small volume and weight, and reduced manufacturing costs. The traditional communication systems (i.e. high-power applications) are usually developed on waveguide technology, whose components exhibit high performance, are robust and reliable, but also heavy, expensive, bulky and difficult to integrate with other technological solutions. A classical alternative is the planar technology, like microstrip, coplanar or stripline, which provide low-volume, light-weight, and small components with easy integration,

The associate editor coordinating the review of this manuscript and approving it for publication was Yongle Wu<sup>(D)</sup>.

but their electrical performance (i.e. attenuation and highpower handling) is not good enough for some high frequency applications.

In order to cover the gap between traditional waveguide and planar technologies, a full suite of novel Substrate Integrated Circuits (SICs) has been object of research in the last two decades. These technologies represent a half-way compromise in terms of performance between traditional waveguides and planar lines.

The first one of these SICs to be proposed was the Substrate Integrated Waveguide (SIW) [1], which mimics a traditional waveguide on a printed circuit board using two lateral rows of metallized via holes. The SIW presents the same advantages than the microstrip technology (low cost, low profile, easy manufacturing), and reduces the losses compared to the microstrip line. However, there is some field leakage between the lateral vias, and there are losses due to the fact that the fields propagate through lossy dielectric material. These losses lead to a non-competitive behaviour at high frequencies. Therefore, an empty version of the SIW, called Empty Substrate Integrated Waveguide (ESIW) [2] has been developed. The ESIW removes the dielectric material from the path of the electromagnetic waves, and presents solid metallized lateral walls, so there is no dielectric or radiation loss, thus being suitable for higher frequencies and with better quality factors in resonators. The ESIW is also low cost and easy to manufacture, as the SIW, although it is larger because the wavelength in air is greater than in the dielectric medium.

Multiple microwave components have been designed and manufactured in the ESIW technology, such as filters of different order and type [3]–[5], a phase shifter [6], a hybrid directional coupler 90° [7] and H-plane horns [8], [9]. In order to connect these microwave components with planar technologies, such as microstrip, a transition from microstrip to ESIW is necessary. Several transition design approaches have been proposed, such as a dielectric taper inside the ESIW and a taper in the microstrip line [10], a widened waveguide section at the beginning of the ESIW together with a taper in the microstrip line [11], a through-wire [12], and a tapered artificial dielectric slab matrix [13]. All these transitions present a usable bandwidth limitation, due both to the bandwidth of the fundamental mode in the ESIW, and to the frequency range in which the transition provides a good impedance matching between the microstrip and the ESIW. This results in a practical fractional bandwidth not greater than 66%, which may be small for certain applications.

In order to overcome this limitation, a single ridge ESIW (SRESIW) can be used, since it exhibits a larger mono-mode bandwidth with the same width and height of the cross section. The SRESIW was first proposed in [14]. However, it was not until years later that microstrip to SRESIW transitions were proposed, designed, and manufactured [15], [16]. These transitions present a fractional bandwidth of around 80%. Nevertheless, there is still margin for further frequency bandwidth improvement by using two ridges, in what we can call a Double Ridge ESIW (DRESIW).

Therefore, a good transition from planar lines (usually microstrip) to DRESIW is necessary. This work presents a brief study of possible geometries of a transition from microstrip to DRESIW, with the aim of achieving a good impedance matching in almost all of the available monomode bandwidth.

This paper is structured as follows: Section II presents possible DRESIW geometries, as well as their influence on the bandwidth and ease of manufacturing. Section III proposes two geometries for a microstrip to DRESIW transition with its correspondent design procedure. One of these transitions is selected for the manufacture of a back-to-back prototype, and the results are detailed and discussed in Section IV. Finally, the conclusions are presented in Section V.



**FIGURE 1.** ESIW cross-section in (a), and different possible geometries of DRESIW in (b), (c) and (d).  $d = h_r$  in (b),  $d = 2 \cdot h_r$  in (c), and  $d = h_r$  but the upper ridge with height doubled in (d).

### **II. DRESIW CROSS-SECTION DESIGN**

The ridge rectangular waveguide presents one or several metallic ridges attached to the horizontal walls. It is well-known and it has been studied in depth in [17]. The ridges allow a reduction of the cutoff frequency of the first mode  $(TE_{10})$  and an increase in the cutoff frequency of the first higher order mode  $(TE_{20})$ , thus providing a higher monomode bandwidth. This is valid for the rectangular waveguide, and also for the ESIW, whose usable bandwidth is also increased by the use of ridges [15].

As mentioned before, we will focus on the double ridge ESIW, or DRESIW. The use of standard techniques used for manufacturing planar circuits allows the creation of the DRESIW simply by piling substrates of the same height, as shown in Fig. 1, where the cross-section of the ESIW is compared with the cross-section of three different possible DRESIW geometries. The use of the same substrate for all layers facilitates the fabrication, but limits the flexibility of design, since the height of the DRESIW (i.e. the dimension b) must be a multiple of the substrate height  $h_r$ . So,  $b = n \cdot h_r$  where *n* is the number of layers other that the top and bottom covers. It must be noted that for the DRESIW n > 3. In order to maximize the usable bandwidth (interval between the cutoff frequencies of the fundamental mode  $TE_{10}$  ( $f_{c_{10}}$ ) and the first higher order mode  $TE_{20}$  ( $f_{c_{20}}$ ) [17]), and once  $h_r$  has been selected, the ridge width  $w_r$  and the number of layers n can be optimized. The following transcendental equations can be used in order to compute  $f_{c_{10}}$  and  $f_{c_{20}}$ , and thus estimate and maximize the usable bandwidth:

$$\cot\left(\frac{2\pi f_{c_{10}}\left(\frac{a-w_r}{2}\right)}{c_0}\right) - \frac{b}{d}\tan\left(\frac{\pi w_r f_{c_{10}}}{c_0}\right) - \frac{B}{Y_{01}} = 0 \quad (1)$$

$$\cot\left(\frac{2\pi f_{c_{20}}\left(\frac{a-w_{r}}{2}\right)}{c_{0}}\right) + \frac{b}{d}\cot\left(\frac{\pi w_{r}f_{c_{20}}}{c_{0}}\right) - \frac{B}{Y_{01}} = 0 \quad (2)$$

In these equations  $c_0$  is the light velocity whereas b,  $w_r$ , a, and d are shown in Figure 1, and the susceptance  $B/Y_{01}$ ,

# $(HD) \quad (a) \quad (b) \quad (c) \quad (c)$

**FIGURE 2.** Cutoff frequencies  $f_{c_{10}}$  and  $f_{c_{20}}$  for the four geometries of Figure 1. (Waveguide width a = 15.7988 mm and substrate height  $h_r = 0.813$  mm).

**TABLE 1.** Comparison between the four geometries of Figure 1.  $f_{c_{10}}$ ,  $f_{c_{20}}$ , and *BW* in GHz.

| Fig. | $f_{c_{10}}$ | $f_{c_{20}}$ | BW     | BW(%)  | $w_r/a$ |
|------|--------------|--------------|--------|--------|---------|
| (a)  | 9.480        | 18.970       | 9.490  | 63.3   | -       |
| (b)  | 6.369        | 21.723       | 15.354 | 102.3  | 0.2569  |
| (c)  | 7.537        | 20.692       | 13.135 | 87.6   | 0.2447  |
| (d)  | 5.581        | 22.166       | 16.585 | 110.57 | 0.2695  |

which models the gap in the ridge waveguide, can be approximated (as detailed in [18]) with:

$$\frac{B}{Y_{01}} \approx 2\left(\frac{b}{d}\right) \left(\frac{af_c}{c}\right) \ln\left(\csc\left(\frac{\pi d}{2b}\right)\right)$$
(3)

where  $f_c$  is  $f_{c_{10}}$  for solving (1), and  $f_{c_{20}}$  for solving (2).

The dependence of  $f_{c_{10}}$  and  $f_{c_{20}}$  with the ridge width  $w_r$  for the ESIW and the three DRESIW geometries of Figure 1 is shown in Fig. 2. In all four cases, *Rogers* 4003*C* substrates of height  $h_r = 0.813$  mm, and the same width as for the WR62 rectangular waveguide (a = 15.7988 mm), have been considered. The results using (1), (2), and (3) (plotted with marks) are compared with the results obtained with the commercial simulator CST (plotted in solid lines). In addition, the plot area with values of  $w_r$  that provide higher bandwidth has been shadowed. It corresponds to the interval  $w_r/a \approx 0.2 - 0.35$ . It can be observed that there is a very good coincidence between the results obtained with the analytical formula and the commercial simulator CST.

Table 1 compares the four geometries of Figure 1 in terms of cutoff frequencies, absolute and fractional bandwidth, and the optimum ratio  $w_r/a$  that maximizes the bandwidth. It can be observed that a good compromise between minimizing the number of additional layers, ease of manufacturing, cost, and volume, while maximizing the bandwidth, is the topology of Figure 1(b). Therefore, this is the geometry that has been chosen and that is been used for this work. From now on, when we refer to the DRESIW, we are referring to this specific geometry.



(a) Microstrip to ESIW transition with (b) Microstrip to SRESIW tranexponential dielectric taper [2]. sition with widening of the ridge layer [15].

FIGURE 3. Previous solutions that inspired the transitions presented in this paper.

### III. DESIGN OF TRANSITIONS FROM MICROSTRIP TO DRESIW

The best known and most used transition from microstrip to ESIW uses a nose-shaped dielectric taper inside the ESIW [2], as shown in Figure 3(a). Usually the function of the dielectric tapers is to perform an impedance gradient matching between the technologies to be connected. However, although a nose-shaped dielectric taper (Fig. 3(a)) in the central layer provides good performance in the transition from microstrip to ESIW, using only this taper provides a poor matching if used to transition from microstrip to DRESIW. Another possible transition would be the solution used in [15] for connecting microstrip to the single ridge ESIW (SRESIW) (Fig. 3(b)). Instead of a nose-shaped taper, this transition uses a widened ridge ESIW section. But again this transition does not provide a competitive behaviour when used to connect microstrip to DRESIW.

In this paper, we propose two possible geometries for the transition from microstrip to DRESIW in order to achieve a good matching in the largest possible fraction of the available bandwidth. The proposed transitions are based on a combination of some features of both the microstrip to ESIW and the microstrip to SRESIW transitions. The DRESIW section is widened, but only in the lateral walls, while, different from the microstrip to SRESIW transition, the ridge width is kept constant. Besides the widening of the lateral walls, a dielectric taper in the central layer is also added. Since the field concentration near the taper is higher in the DRESIW than in the ESIW, due to the presence of the upper and bottom ridges, it might be that a different profile other than the nose-shaped one would be more convenient. For that reason, in this work, besides the nose shape a superellipse shape has also been tested, and their performance have been compared.

### A. NOSE-SHAPED DIELECTRIC TAPER TRANSITION

The first transition proposed in this work (see the layout in Figure 4) uses the nose-shaped dielectric taper, which is based on exponential equations as proposed in the first transition



**FIGURE 4.** Layout of the microstrip line to DRESIW transition with nose-shaped dielectric taper proposed in this work. White represents empty spaces, light gray represents dielectric body, and dark gray represents copper surfaces.

from microstrip to ESIW (Fig. 3(a)). The lateral walls of the DRESIW are widened, but the ridge width is maintained constant. The equation that controls the taper width W(x) in the nose-shaped taper is,

$$W(x) = \frac{w_{tr}(e^{-c \, l_{exp}} - e^{-c \, x}) + w_{tf}(e^{-c \, x} - 1)}{e^{-c \, l_{exp}} - 1} \tag{4}$$

where  $l_{exp}$  controls the length of the taper, and *c* controls the velocity at which the width decreases. Taking into account the feasibility of the manufacturing process and the mechanical stability, the end of the taper is finished with a semicircle when W(x) is as low as  $w_{tf}$  ( $w_{tf}$  is fixed to 0.5 mm in this work). In order to simplify the parameters that control the transition, both ridge layers (Fig. 4(b), 4(c)) present the same structure with a widening in the waveguide (controlled by  $a_c$  and  $b_c$ ) and a holder (of length  $l_{t3}$ ) with the aim of providing greater consistency and stability.

In order to accelerate the design process, initial expressions for the design parameters are provided in Table 2. The expressions for the initial values of  $a_c$ ,  $l_t$ ,  $l_2$  are extracted from [15], and the initial value of  $l_{exp}$  is extracted from [10].

 
 TABLE 2. Initial values for the design parameters in the transition from microstrip line to DRESIW with nose-shaped dielectric taper.

| $w_{t}$ | r     | $w_{ti}$  |                                   | $l_t$                    |                 | $a_c$                      | $b_c$         |
|---------|-------|-----------|-----------------------------------|--------------------------|-----------------|----------------------------|---------------|
| 1.2i    | $v_r$ | 1.5u      | r                                 | $\frac{\lambda_{ms}}{4}$ | $(f_0)$         | $\frac{\lambda_g(f_0)}{2}$ | $\frac{a}{6}$ |
|         |       | $w_t$     | l                                 | exp                      | $l_2$           | c                          |               |
|         | 0.    | $4w_{ti}$ | $\frac{\lambda_{g}}{\lambda_{g}}$ | $\frac{g(f_0)}{4}$       | $\frac{l_t}{3}$ | $2/l_{exp}$                |               |

**TABLE 3.** Dimensions of the fixed and design parameters (mm) of the transition from microstrip line to DRESIW with nose-shaped dielectric taper.

| Fixed parameters |       |  |  |  |
|------------------|-------|--|--|--|
| p                | 0.5   |  |  |  |
| $d_{via}$        | 0.5   |  |  |  |
| $w_r$            | 4.059 |  |  |  |
| $d_{drill}$      | 1     |  |  |  |
| $w_{ms}$         | 1.813 |  |  |  |

| Design parameters |                             |        |           |       |       |  |  |
|-------------------|-----------------------------|--------|-----------|-------|-------|--|--|
|                   | Initial Final Initial Final |        |           |       |       |  |  |
| $w_{ti}$          | 7.306                       | 7.8516 | $l_{exp}$ | 5.744 | 6.443 |  |  |
| $b_c$             | 2.633                       | 2.503  | $l_2$     | 1.071 | 1.051 |  |  |
| $a_c$             | 11.549                      | 10.507 | $w_t$     | 2.922 | 2.864 |  |  |
| $w_{tr}$          | 4.870                       | 4.754  | $l_t$     | 3.213 | 3.006 |  |  |
| $l_{t3}$          | 1.00                        | 0.645  | $l_3$     | 0.5   | 0.427 |  |  |

The initial expressions for the other design parameters have been obtained empirically, after designing this transition for several substrates and frequency bands. The value of  $\lambda_g$ used for computing the initial value of  $a_c$  and  $l_{exp}$  refers to the wavelength in the widened section of the DRESIW of width  $a + 2b_c$ . These initial values can be used to accelerate the optimization process for a wide range of frequency bands or substrates.

The initial expressions of Table 2 have been applied to design a transition from a 50  $\Omega$  microstrip line to a DRESIW of the same width as the standard WR-62 rectangular waveguide (a = 15.7988 mm). Both the microstrip lines and the DRESIW are integrated in a Rogers 4003C substrate with height  $h_r = 0.813$  mm and  $\epsilon_r = 3.55$ . Table 3 shows the fixed parameters and the design parameters before and after the optimization process. The Nelder-Mead Simplex algorithm of CST has been used in the optimization process, with the goal of maximizing the return loss in the highest possible bandwidth.

Fig. 5 shows the simulated response (reflection and transmission) of the microstrip to DRESIW back to back transition with the final values of Table 3. The reflection obtained with the initial values of Table 2 has also been plotted. It can be observed that the expressions of Table 2 provide a good approximation to the final optimized values, with return losses above 14 dB in a large bandwidth. The return losses with the optimized final values are greater than 20 dB from 7.2 to 21.7 GHz, and the insertion losses are lower than 0.65 dB in the same frequency range. This corresponds to an absolute bandwidth of 14.5 GHz and a fractional bandwidth of 100.3%, which is almost the maximum usable monomode bandwidth (102.3%).



FIGURE 5. Simulated results for reflection (a) and transmission (b) of back-to-back microstrip to DRESIW transition with nose-shape dielectric taper, and comparison with ESIW without a ridge [10] and SRESIW [15].

In order to compare the results with a back-to-back transition from microstrip to ESIW without ridge [10] and to a single ridge ESIW (SRESIW) [15], the return losses of both transitions have also been plotted in Fig. 5 (top). The fractional bandwidth with the return losses over 20 dB for the DRESIW supposes an increment of 144% and 28% in comparison with the fractional bandwidth for ESIW and SRESIW, respectively.

### **B. SUPERELLIPSE DIELECTRIC TAPER TRANSITION**

The other transition proposed uses the equations of the generalized superellipse for shaping the dielectric taper instead of the nose-shape. The superellipse equations are not new in the microwave filed, and they were used for defining impedance matching networks in planar and rectangular technologies [19]. However, it was not until recently that it has been used to match two different technologies, as validated with a transition from microstrip to SRESIW in [16]. A superellipse [20] is a general curve with a single control parameter N. The superellipse is a curve in between a rectangle and an ellipse, and the parameter N controls whether the superellipse is closer to the rectangle or the ellipse. The Cartesian equation of the superellipse is

$$\left(\frac{x}{a}\right)^N + \left(\frac{y}{b}\right)^N = 1 \tag{5}$$

where a and b are the semiaxes of the superellipse and N controls the shape of the superellipse. Multiple shapes



FIGURE 6. Layout of the microstrip line to DRESIW transition with superellipse dielectric taper proposed in this work. White represents empty spaces, light gray represents dielectric body, and dark gray represents copper surfaces.

can be achieved just varying N. However, more flexibility is gained with the generalized superellipse, defined by

$$\left(\frac{x}{a}\right)^p + \left(\frac{y}{b}\right)^q = 1 \tag{6}$$

where p and q control the curvature of the superellipse in the x-axis and y-axis, respectively, and independently. A nose sharp curve or a blunt ellipse can be obtained with extreme values of p or q. (i.e., p, q = 0 or  $p, q \rightarrow \infty$ ). This curve provides a huge set of possible profiles using only two control parameters. Therefore, the generalized equation of the superellipse will be used to create the dielectric taper shown in Fig. 6, with the following profile:

$$\left(\frac{x}{l_{sell}}\right)^p + \left(\frac{y}{\frac{w_{sell}}{2}}\right)^q = 1 \tag{7}$$

where  $l_{sell}$  and  $w_{sell}/2$  are the semi-axis of the superllipse. The top and bottom layers of the transition (Figs. 6(b), and 6(c)) are the same ones as in the nose-shaped transitions, with the only difference that in the top layer a cut  $w_{ti}$ 

 $\frac{2}{2}a$ 

 $w_t$ 

 $w_r + w_{ms}$ 



**TABLE 4.** Initial values for the design parameters in the transition from

 microstrip line to DRESIW with superellipse dielectric taper.

 $\lambda_{ms}(f_0)$ 

 $a_c$ 

 $\lambda_g(f_0)$ 

 $b_c$ 

<u>a</u>

FIGURE 7. Simulated results for reflection (a) and transmission (b) of back-to-back microstrip to DRESIW transition with superellipse dielectric taper, and comparison with ESIW without a ridge [10] and SRESIW [15].

of the same width as the iris  $w_{ti}$  has been included, with the aim of providing a better impedance matching.

Table 4 provides initial values for the design parameters of the transitions. The expressions for the initial values of  $a_c$ ,  $b_c$ ,  $w_{sell}$  are extracted from [16], and  $l_{sell}$  is extracted from [10]. As in the previous transition,  $\lambda_g$  refers to the wavelength in the widened section of DRESIW of width  $a + 2b_c$ . The other expressions have been obtained experimentally after designing the transition for different frequencies and substrates.

The initial expressions summarized in Table 4 have been applied in order to design a transition with the same characteristics as for the previous nose-shaped transition (the same microstrip line impedance, substrate type and height and waveguide width are considered) with the aim to compare both transitions. After fixing the initial values, an optimization is carried out with the help of CST using the Nelder-Mead Simplex optimizer, with the goal of maximizing the return loss at the highest possible bandwidth. Table 5 shows the fixed and design parameters before and after the optimization process.

Fig. 7 shows the performance of the DRESIW back-toback transition with the optimum values. The reflection with

| TABLE 5.   | Dimmensions of the fixed and design parameters (mm) of the  |
|------------|-------------------------------------------------------------|
| transition | from microstrip line to DRESIW with superellipse dielectric |
| taper.     |                                                             |

| Fixed parameters |  |  |  |  |
|------------------|--|--|--|--|
| 1.25             |  |  |  |  |
| 0.7              |  |  |  |  |
| 4.059            |  |  |  |  |
| 1                |  |  |  |  |
| 1.813            |  |  |  |  |
| 1.00             |  |  |  |  |
|                  |  |  |  |  |

| Design parameters           |        |        |            |       |       |  |  |  |  |
|-----------------------------|--------|--------|------------|-------|-------|--|--|--|--|
| Initial Final Initial Final |        |        |            |       |       |  |  |  |  |
| $w_{ti}$                    | 10.532 | 10.190 | $l_{sell}$ | 5.266 | 4.945 |  |  |  |  |
| $b_c$                       | 2.633  | 3.121  | $l_2$      | 0.803 | 1.002 |  |  |  |  |
| $a_c$                       | 11.549 | 11.328 | $w_t$      | 2.936 | 2.656 |  |  |  |  |
| $w_{sell}$                  | 1.623  | 1.710  | $l_t$      | 6.425 | 5.006 |  |  |  |  |
| $l_4$                       | 0.5    | 0.488  | p          | 2.5   | 3.506 |  |  |  |  |
| q                           | 2.0    | 2.702  |            |       |       |  |  |  |  |

the initial values has also been plotted. As in the previous transition, the initial values provide a good initial point, with return losses above 15 dB in most of the bandwidth. With the final optimized values, return losses are greater than 26 dB and insertion losses are lower than 0.7 dB between 7.3 and 20.63 GHz. This corresponds to an absolute bandwidth of 13.3 GHz, and a fractional bandwidth of 95.4%, which is almost all the usable frequency band of the DRESIW. The reflection and transmission of the ESIW without ridge [10] and the single ridge ESIW (SRESIW) [15] have also been included. It can be observed that the fractional bandwidth with the return losses over 20 dB for the DRESIW supposes an increment of 123% and 17% in comparison with the fractional bandwidth for ESIW and SRESIW, respectively.

Comparing the nose-shaped and the superellipse transitions, it can be concluded that the superellipse transition presents a shorter fractional bandwidth. However, the return losses are better than in the nose-shaped transition, higher than 26 dB in a very large bandwidth. In addition, it should be taken into account that the nose-shaped dielectric taper is difficult to manufacture, especially for thin substrates that require long and narrow tapers to provide a good impedance matching. Therefore, after an overall assessment, the superellipse transition is preferred, and has been chosen for manufacturing a prototype and measuring its performance.

### **IV. RESULTS**

In order to validate the feasibility of the proposed microstrip to DRESIW transition with a superellipse dielectric taper, a back-to-back prototype has been manufactured, with the dimensions of Table 5, and measured. A Rogers 4003C substrate of  $h_r = 0.813$  mm height and  $\epsilon_r = 3.55$  has been used. Standard PCB processes have been used to mechanize the prototype (cutting, drilling, electrodeposition and copper removal). In the manufacturing process, the tolerance of the laser beam is only 2  $\mu m$  in the same cut. Nevertheless, the tolerance for the repositioning of the laser beam for non-consecutive cuts and the tolerance in the alignment of the layers is around 50  $\mu m$ . In order to ensure electrical



(b) Detailed view of the transition

(c) Assembled prototype

**FIGURE 8.** Back-to-back manufactured prototype of the superellipse microstrip to DRESIW transition.

contact between the ridges and the top and bottom covers, a new assembly process based on two different tin soldering pastes, with two different melting temperatures, has been used. First, the top ridge layer is soldered to the top layer, and the bottom ridge layer to the bottom layer, and pressed using a tin soldering paste with a high melting temperature  $(T_1 = 217^{\circ}C)$ . Then, these two ridge plus cover layers are soldered, respectively, in the upper and lower sides of the central layer and pressed using a tin soldering paste with a low melting temperature  $(T_2 = 183^{\circ}C)$  that does not melt the first soldering paste. This new procedure provides a better union between all layers, especially between the ridge layers and the covers, where otherwise some air gaps could appear. The back-to-back manufactured prototype is shown in Fig 8.

Fig. 9 plots the simulated and measured transmission and reflection coefficients of the back-to-back prototype. The coaxial to microstrip transitions have been de-embedded from the measurements using a custom Thru-Reflect-Line calibration kit [21]. There is a good agreement between measurement and simulation. The differences are due to manufacturing tolerances. The return and insertion losses are better than 19.7 dB and 1.5 dB between 7.2 and 20.7 GHz, which corresponds to an absolute bandwidth of 13.4 GHz and a fractional bandwidth of 96.4%.

The performance of several previously published transitions are compared in Table 6 with the transition presented in this work. They are compared in terms of insertion and return losses, absolute and fractional bandwidth, and number of layers. All transitions operate in the same or very similar frequency band. It can be observed that this new transition is competitive in terms of return and insertion losses, and it has the highest fractional bandwidth. It is well known that the ridge in rectangular waveguide increases the losses [17].



**FIGURE 9.** Comparison of simulation and measurement of the reflection of the back-to-back transition prototype.

**TABLE 6.** Performance comparison of the microstrip to DRESIW transition with previous proposals. RL and IL refer to the minimum return loss, and the maximum insertion loss in the bandwidth BW, respectively. FBW refers to the fractional bandwidth.

| Transition     | Layers | BW (GHz) | FBW   | RL (dB) | IL (dB) |
|----------------|--------|----------|-------|---------|---------|
| MS-SIW [22]    | 1      | 17.5-30  | 52%   | 15      | 1.26    |
| MS-ESIW [10]   | 3      | 12-18    | 40%   | 20      | 1.2     |
| MS-ESIW [23]   | 3      | 6.8-13.6 | 66%   | 13.5    | 1.5     |
| MS-ESIW [11]   | 3      | 12-18    | 40%   | 21      | 1       |
| MS-ESIW [12]   | 3      | 8.2-12.4 | 40.7% | 12      | 0.9     |
| MS-SRESIW [15] | 4      | 8-20.5   | 87.7% | 11      | 1.5     |
| MS-SRESIW [16] | 4      | 9-20.66  | 83%   | 14.5    | 1       |
| This Work      | 5      | 7.2-20.6 | 96.4% | 19.7    | 1.5     |

Coherently, in Table 6 the insertion losses of the SRESIW are greater than in the ESIW without ridge, and the insertion losses in the DRESIW are also greater than in the SRESIW.

### **V. CONCLUSION**

This work proposes and tests the performance of double ridge ESIW topologies formed by piling equal height substrates. A specific topology is chosen as a good compromise between maximizing the bandwidth and minimizing cost and volume. Two possible geometries (a nose-shaped and a superellipse) for designing wideband microstrip line to DRESIW transitions are proposed. A systematic procedure has been presented for designing both transitions, with expressions for setting good initial values for the design parameters. Both transitions are compared in terms of return losses, bandwidth and insertion losses. A back-to-back microstrip to DRESIW transition based on the superellipse geometry, which has shown better performance, has been designed, fabricated and measured. The simulated return losses are above 16 dB in a 96.4% fractional bandwidth. Comparing with several previous transitions from microstrip to ESIW or to SRESIW, the new transition provides a higher bandwidth with good return losses, and paves the way for designing a complete suite of microwave substrate integrated devices for wideband applications.

### REFERENCES

- D. Deslandes and K. Wu, "Integrated microstrip and rectangular waveguide in planar form," *IEEE Microw. Wireless Compon. Lett.*, vol. 11, no. 2, pp. 68–70, Feb. 2001.
- [2] A. Belenguer, H. Esteban, and V. E. Boria, "Novel empty substrate integrated waveguide for high-performance microwave integrated circuits," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 4, pp. 832–839, Apr. 2014.
- [3] A. Belenguer, H. Esteban, A. L. Borja, and V. E. Boria, "Empty SIW technologies: A major step toward realizing low-cost and low-loss microwave circuits," *IEEE Microw. Mag.*, vol. 20, no. 3, pp. 24–45, Mar. 2019.
- [4] J. A. Martinez, J. J. de Dios, A. Belenguer, H. Esteban, and V. E. Boria, "Integration of a very high quality factor filter in empty substrateintegrated waveguide at *Q*-band," *IEEE Microw. Wireless Compon. Lett.*, vol. 28, no. 6, pp. 503–505, Jun. 2018.
- [5] C. Maximo-Gutierrez, J. Hinojosa, and A. Alvarez-Melcon, "Narrowband and wideband bandpass filters based on empty substrate integrated waveguide loaded with dielectric elements," *IEEE Access*, vol. 9, pp. 32094–32105, 2021.
- [6] H. Peng, X. Xia, S. Ovidiu Tatu, K.-D. Xu, J. Dong, and T. Yang, "Broadband phase shifters using comprehensive compensation method," *Microw. Opt. Technol. Lett.*, vol. 59, no. 4, pp. 766–770, Apr. 2017.
- [7] M. D. Fernandez, J. A. Ballesteros, and A. Belenguer, "Design of a hybrid directional coupler in empty substrate integrated waveguide (ESIW)," *IEEE Microw. Wireless Compon. Lett.*, vol. 25, no. 12, pp. 796–798, Dec. 2015.
- [8] J. Mateo, A. M. Torres, A. Belenguer, and A. L. Borja, "Highly efficient and well-matched empty substrate integrated waveguide H-plane horn antenna," *IEEE Antennas Wireless Propag. Lett.*, vol. 15, pp. 1510–1513, 2016.
- [9] S. H. Haghirosadat and M. H. Neshati, "Development a wideband ESIW H-plane horn antenna with improved radiation performance," in *Proc. 28th Iranian Conf. Electr. Eng. (ICEE)*, Aug. 2020, pp. 1–5.
- [10] H. Esteban, A. Belenguer, J. R. Sánchez, C. Bachiller, and V. E. Boria, "Improved low reflection transition from microstrip line to empty substrate-integrated waveguide," *IEEE Microw. Wireless Compon. Lett.*, vol. 27, no. 8, pp. 685–687, Aug. 2017.
- [11] Z. Liu, J. Xu, and W. Wang, "Wideband transition from microstrip lineto-empty substrate-integrated waveguide without sharp dielectric taper," *IEEE Microw. Wireless Compon. Lett.*, vol. 29, no. 1, pp. 20–22, Jan. 2019.
- [12] A. Belenguer, J. A. Ballesteros, M. D. Fernandez, H. E. Gonzalez, and V. E. Boria, "Versatile, error-tolerant, and easy to manufacture throughwire microstrip-to-ESIW transition," *IEEE Trans. Microw. Theory Techn.*, vol. 68, no. 6, pp. 2243–2250, Jun. 2020.
- [13] H. Peng, F. Zhao, Y. Liu, S. O. Tatu, and T. Yang, "Robust microstrip to empty substrate-integrated waveguide transition using tapered artificial dielectric slab matrix," *IEEE Microw. Wireless Compon. Lett.*, vol. 30, no. 9, pp. 849–852, Sep. 2020.
- [14] N. A. Murad, M. J. Lancaster, Y. Wang, and M. Ke, "Micromachined rectangular coaxial line to ridge waveguide transition," in *Proc. IEEE 10th Annu. Wireless Microw. Technol. Conf.*, Dec. 2009, pp. 1–5.
- [15] D. Herraiz, H. Esteban, J. A. Martinez, A. Belenguer, and V. Boria, "Microstrip to ridge empty substrate-integrated waveguide transition for broadband microwave applications," *IEEE Microw. Wireless Compon. Lett.*, vol. 30, no. 3, pp. 257–260, Mar. 2020.
- [16] D. Herraiz, H. Esteban, J. A. Martínez, A. Belenguer, S. Cogollos, V. Nova, and V. E. Boria, "Transition from microstrip line to ridge empty substrate integrated waveguide based on the equations of the superellipse," *Appl. Sci.*, vol. 10, no. 22, p. 8101, Nov. 2020.
- [17] S. Hopfer, "The design of ridged waveguides," *IRE Trans. Microw. Theory Techn.*, vol. 3, no. 5, pp. 20–29, Oct. 1955.
- [18] N. Marcuvitz, Waveguide Handbook, vol. 21. Edison, NJ, USA: IET, 1951.
- [19] S. Cogollos, J. Vague, V. E. Boria, and J. D. Martínez, "Novel planar and waveguide implementations of impedance matching networks based on tapered lines using generalized superellipses," *IEEE Trans. Microw. Theory Techn.*, vol. 66, no. 4, pp. 1874–1884, Apr. 2018.
- [20] G. Lamé, Examen Différentes Méthodes Employées Pour Résoudre les Problèmes de Géométrie: Par. Paris, France: Mme Ve Courcier, rue du Jardinet-Saint-André-des-Arcs, 1818.
- [21] M. D. Fernández Berlanga, J. A. B. Garrido, L. M. Cano, H. E. González, and Á. B. Martínez, "Thru–reflect–line calibration for empty substrate integrated waveguide with microstrip transitions," *Electron. Lett.*, vol. 51, no. 16, pp. 1274–1276, Aug. 2015.

- [22] F. Taringou, D. Dousset, J. Bornemann, and K. Wu, "Substrate-integrated waveguide transitions to planar transmission-line technologies," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2012, pp. 1–3.
- [23] H. Peng, X. Xia, J. Dong, and T. Yang, "An improved broadband transition between microstrip and empty substrate integrated waveguide," *Microw. Opt. Technol. Lett.*, vol. 58, no. 9, pp. 2227–2231, 2016.



**DAVID HERRAIZ** received the B.Sc. and M.Sc. degrees in telecommunications engineering and the B.Sc. degree in industrial engineering from the Universitat Politecnica de Valencia (UPV), in 2018 and 2020, respectively, where he is currently pursuing the Ph.D. degree in telecommunications engineering.

From 2020 to 2021, he worked as a Service Engineer at 5G Communications for Future Industry Verticals (Fivecomm), where he was involved

in 5G technology applied to automated guided vehicles. In 2021, he joined the Institute of Telecommunications and Multimedia Applications (iTEAM), UPV. His current research interests include wideband transition structures, ridge waveguides and design, implementation and optimization of communication devices in empty subtrate integrated technologies and their applications. He was a recipient of the HISPASAT emerging technologies for communication satellite payloads award, in 2021.



**HÉCTOR ESTEBAN** (Senior Member, IEEE) received the degree in telecommunications engineering and the Ph.D. degree from the Universidad Politécnica de Valencia (UPV), Spain, in 1996 and 2002, respectively.

He worked with the Joint Research Centre, European Commission, Ispra, Italy. He was with the European Topic Centre on Soil (European Environment Agency), in 1997. He rejoined the UPV, in 1998. His research interests include meth-

ods for the full-wave analysis of open-space and guided multiple scattering problems, CAD design of microwave devices, electromagnetic characterization of dielectric and magnetic bodies, and the acceleration of electromagnetic analysis methods.



**DARÍO HERRAIZ** received the degree in telecommunications engineering from the Universidad de Castilla-La Mancha (UCLM), Spain, December 2019. He joined the GAMMA Research Group (Grupo de Aplicaciones de Microondas y Milimétricas, y Antenas), UCLM, in 2018, for six months with a research grant, then, in 2019 as a Researcher, and, in 2021, again also as a Researcher. Nowadays, he is consumating his

study's doing a master's degree in telecommunications engineering in the absence of just the final Master's Thesis, which will be presented promptly. His final degree project is about ESIW and has been prized in 2021 with a national prize from the Colegio Oficial/Asociación de Graduados E Ingenieros Técnicos de Telecomunicación (COITT/AEGITT) in Spain. In October 2021, he was coauthor of his first article.

## **IEEE**Access



**ANA VIDAL** (Member, IEEE) was born in Valencia, Spain, in 1970. She received the degree in telecommunications engineering from the Universidad Politécnica de Valencia. She stayed one year with the University of Strathclyde, Glasgow, U.K., under the Erasmus international exchange program. In 1993, she was involved in broadband communications development in the main Research Center of Telecom Portugal. Then, she became a Research Assistant with the Univer-

sidad Politécnica de Valencia. In 1995 and 1996, she held a Spanish Trainee position with the European Space research and Technology Centre (ESTEC)–European Space Agency (ESA), Noordwijk, The Netherlands, where she was involved in the study and implementation of software for synthetic aperture radar (SAR) image processing. In 1996, she returned to the Universidad Politécnica de Valencia, where she held several lecturing positions, and became an Associate Professor, in 2001. Her current interests include remote sensing data classification, GNSS algorithms and numerical methods for microwave structures analysis, including high power effects.



**ANGEL BELENGUER** (Senior Member, IEEE) received the degree in ingeniero de telecomunicación and the Doctor en Ingeniería degree from the Universidad Politécnica de Valencia, Valencia, Spain, in 2000 and 2009, respectively.

He joined the Universidad de Castilla-La Mancha, Cuenca, Spain, in 2000, where he is currently a Professor Titular de Universidad with the Departamento de Ingenieria Electrica, Electronica, Automatica y Comunicaciones. He has authored

or coauthored more than 50 articles in peer-reviewed international journals and conference proceedings. His research interests include methods in the frequency domain for the full-wave analysis of open-space and guided multiple scattering problems, the application of accelerated solvers or solving strategies, such as grouping, to new problems or structures, EM metamaterials, and substrate integrated waveguide devices and their applications.

Dr. Belenguer frequently acts as a reviewer for several international technical.



**VICENTE E. BORIA** (Fellow, IEEE) was born in Valencia, Spain, in 1970. He received the degree (Hons.) in ingeniero de telecomunicación and the Doctor Ingeniero de Telecomunicación degree from the Universidad Politécnica de Valencia, Valencia, in 1993 and 1997, respectively.

In 1993, he joined the Departamento de Comunicaciones, Universidad Politécnica de Valencia, where he has been a Full Professor, since 2003.

In 1995 and 1996, he held a Spanish Trainee position with the European Space Research and Technology Centre, European Space Agency, Noordwijk, The Netherlands, where he was involved in the area of electromagnetic analysis and design of passive waveguide devices. He has authored or coauthored 15 chapters in technical textbooks, 200 articles in refereed international technical journals, and over 250 papers in international conference proceedings. His current research interests include the analysis and automated design of passive components, left-handed and periodic structures, and on the simulation and measurement of high power effects in passive waveguide systems.

Dr. Boria has been a member of the IEEE Microwave Theory and Techniques Society (IEEE MTT-S) and the IEEE Antennas and Propagation Society, since 1992. He is also member of the European Microwave Association (EuMA), and has been the Chair of the 48th European Microwave Conference held in Madrid, Spain. He acts as a Regular Reviewer of the most relevant IEEE and IET technical journals on his areas of interest. He has been Associate Editor of IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, from 2013 to 2018 and IET Electronics Letters, from 2015 to 2018. He currently serves as a Subject Editor (Microwaves) of IET Electronics Letters, and as Editorial Board Member of International Journal of RF and Microwave Computer-Aided Engineering. He is also member of the Technical Committees of the IEEE-MTT International Microwave Symposium and of the European Microwave Conference.