- -

Hardware design of a modular multilevel statcom

RiuNet: Repositorio Institucional de la Universidad Politécnica de Valencia

Compartir/Enviar a

Citas

Estadísticas

  • Estadisticas de Uso

Hardware design of a modular multilevel statcom

Mostrar el registro sencillo del ítem

Ficheros en el ítem

dc.contributor.advisor Liu, Steven es_ES
dc.contributor.advisor Wang, Hengyi es_ES
dc.contributor.author Fraga Doménech, Francisco José es_ES
dc.date.accessioned 2015-04-07T09:08:45Z
dc.date.available 2015-04-07T09:08:45Z
dc.date.created 2014-12
dc.date.issued 2015-04-07
dc.identifier.uri http://hdl.handle.net/10251/48678
dc.description.abstract Consulta en la Biblioteca ETSI Industriales (Riunet) es_ES
dc.description.abstract [EN] The aim of this work is to provide an experimental platform of a Single-Delta Bridge-Cell based STATCOM, and get familiar with its functions as follows: 1. Introduction to STATCOMs and their possible applications; get familiar to the state-of-the-art. 2. Construction and simulation of a SDBC model. 3. Hardware designing of the 3 basic parts: inverter submodule, measurement circuitry, and control board. 4. Testing the boards. According to the proposed objectives, this thesis is divided into 3 main chapters. Chapter 2 begins with introducing the Modular Multilevel Cascade Converter family, presenting a brief summary of each one of the di erent topologies. Af- terwards it is described the operation principle of a Single Delta Bridge Cell; and nally it is purposed a mathematical model of the converter, and a MatLAB Simulink model. Chapter 3 leads into the physic part, and main part in which is focused this project: the hardware design. It is divided into 3 di erent designs, each one of them related to one basic part of the whole project, that is: submodule design, measurement board design, and control board design (FPGA and DSP). Eventually, in chapter 4 are presented the simulation results of the model de- scribed in point 2.4 and the testing of the boards designed. es_ES
dc.language Inglés es_ES
dc.publisher Universitat Politècnica de València es_ES
dc.rights Reserva de todos los derechos es_ES
dc.subject Consulta en la Biblioteca ETSI Industriales es_ES
dc.subject Diseño de hardware es_ES
dc.subject.classification INGENIERIA DE SISTEMAS Y AUTOMATICA es_ES
dc.subject.other Ingeniero en Automática y Electrónica Industrial-Enginyer en Automàtica i Electrònica Industrial es_ES
dc.title Hardware design of a modular multilevel statcom es_ES
dc.type Proyecto/Trabajo fin de carrera/grado es_ES
dc.rights.accessRights Cerrado es_ES
dc.contributor.affiliation Universitat Politècnica de València. Escuela Técnica Superior de Ingenieros Industriales - Escola Tècnica Superior d'Enginyers Industrials es_ES
dc.description.bibliographicCitation Fraga Domenech, FJ. (2014). Hardware design of a modular multilevel statcom. http://hdl.handle.net/10251/48678. es_ES
dc.description.accrualMethod Archivo delegado es_ES


Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem