Mostrar el registro sencillo del ítem
dc.contributor.author | Gracia-Morán, Joaquín | es_ES |
dc.contributor.author | Saiz-Adalid, Luis-J. | es_ES |
dc.contributor.author | Gil Tomás, Daniel Antonio | es_ES |
dc.contributor.author | Gil, Pedro | es_ES |
dc.date.accessioned | 2019-05-31T20:43:00Z | |
dc.date.available | 2019-05-31T20:43:00Z | |
dc.date.issued | 2018 | es_ES |
dc.identifier.issn | 1063-8210 | es_ES |
dc.identifier.uri | http://hdl.handle.net/10251/121357 | |
dc.description | © 2018 IEEE. Personal use of this material is permitted. Permissíon from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertisíng or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. | |
dc.description.abstract | [EN] Currently, faults suffered by SRAM memory systems have increased due to the aggressive CMOS integration density. Thus, the probability of occurrence of single-cell upsets (SCUs) or multiple-cell upsets (MCUs) augments. One of the main causes of MCUs in space applications is cosmic radiation. A common solution is the use of error correction codes (ECCs). Nevertheless, when using ECCs in space applications, they must achieve a good balance between error coverage and redundancy, and their encoding/decoding circuits must be efficient in terms of area, power, and delay. Different codes have been proposed to tolerate MCUs. For instance, Matrix codes use Hamming codes and parity checks in a bi-dimensional layout to correct and detect some patterns of MCUs. Recently presented, column¿line¿code (CLC) has been designed to tolerate MCUs in space applications. CLC is a modified Matrix code, based on extended Hamming codes and parity checks. Nevertheless, a common property of these codes is the high redundancy introduced. In this paper, we present a series of new lowredundant ECCs able to correct MCUs with reduced area, power, and delay overheads. Also, these new codes maintain, or even improve, memory error coverage with respect to Matrix and CLC codes. | es_ES |
dc.description.sponsorship | This work was supported by the Spanish Government under the research Project TIN2016-81075-R. | es_ES |
dc.language | Inglés | es_ES |
dc.publisher | Institute of Electrical and Electronics Engineers | es_ES |
dc.relation.ispartof | IEEE Transactions on Very Large Scale Integration (VLSI) Systems | es_ES |
dc.rights | Reserva de todos los derechos | es_ES |
dc.subject | Error correction codes (ECCs) | es_ES |
dc.subject | Fault tolerance, Multiple-cell upsets (MCUs) | es_ES |
dc.subject | Reliability | es_ES |
dc.subject.classification | ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES | es_ES |
dc.title | Improving Error Correction Codes for Multiple-Cell Upsets in Space Applications | es_ES |
dc.type | Artículo | es_ES |
dc.identifier.doi | 10.1109/TVLSI.2018.2837220 | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/MINECO//TIN2016-81075-R/ES/MECANISMOS DE ADAPTACION CONFIABLE PARA VEHICULOS AUTONOMOS Y CONECTADOS/ | es_ES |
dc.rights.accessRights | Abierto | es_ES |
dc.contributor.affiliation | Universitat Politècnica de València. Departamento de Informática de Sistemas y Computadores - Departament d'Informàtica de Sistemes i Computadors | es_ES |
dc.description.bibliographicCitation | Gracia-Morán, J.; Saiz-Adalid, L.; Gil Tomás, DA.; Gil, P. (2018). Improving Error Correction Codes for Multiple-Cell Upsets in Space Applications. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 26(10):2132-2142. https://doi.org/10.1109/TVLSI.2018.2837220 | es_ES |
dc.description.accrualMethod | S | es_ES |
dc.relation.publisherversion | http://doi.org/10.1109/TVLSI.2018.2837220 | es_ES |
dc.description.upvformatpinicio | 2132 | es_ES |
dc.description.upvformatpfin | 2142 | es_ES |
dc.type.version | info:eu-repo/semantics/publishedVersion | es_ES |
dc.description.volume | 26 | es_ES |
dc.description.issue | 10 | es_ES |
dc.relation.pasarela | S\375207 | es_ES |
dc.contributor.funder | Ministerio de Economía y Competitividad | es_ES |