Mostrar el registro completo del ítem
Tuzov, I.; Andrés, DD.; Ruiz, JC. (2018). Tuning synthesis flags to optimize implementation goals: Performance and robustness of the LEON3 processor as a case study. Journal of Parallel and Distributed Computing. 112:84-96. https://doi.org/10.1016/j.jpdc.2017.10.002
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/121792
Título: | Tuning synthesis flags to optimize implementation goals: Performance and robustness of the LEON3 processor as a case study | |
Autor: | ||
Entidad UPV: |
|
|
Fecha difusión: |
|
|
Resumen: |
[EN] The steady growth in complexity of FPGAs has led designers to rely more and more on manufacturers¿ and third parties¿ design tools to meet their implementation goals. However, as modern synthesis tools provide a myriad ...[+]
|
|
Palabras clave: |
|
|
Derechos de uso: | Reconocimiento - No comercial - Sin obra derivada (by-nc-nd) | |
Fuente: |
|
|
DOI: |
|
|
Editorial: |
|
|
Versión del editor: | https://doi.org/10.1016/j.jpdc.2017.10.002 | |
Código del Proyecto: |
|
|
Agradecimientos: |
This work has been partially funded by the Ministerio de Economia, Industria y Competitividad de Espana under grant agreement no. TIN2016-81075-R, and the "Programa de Ayudas de Investigacion y Desarrollo" (PAID) de la ...[+]
|
|
Tipo: |
|