Mostrar el registro completo del ítem
Gracia-Morán, J.; Saiz-Adalid, L.; Baraza-Calvo, J.; Gil Tomás, DA.; Gil, P. (2024). A Proposal of an ECC-based Adaptive Fault-Tolerant Mechanism for 16-bit data words. IEEE Latin America Transactions. 22(5):418-427. https://doi.org/10.1109/TLA.2024.10500715
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/208922
Título: | A Proposal of an ECC-based Adaptive Fault-Tolerant Mechanism for 16-bit data words | |
Autor: | ||
Entidad UPV: |
|
|
Fecha difusión: |
|
|
Resumen: |
[EN] With the integration scale level reached in CMOS technology, memory systems provide a great storage capacity, but at the price of an augment in their fault rate. In this way, the probability of experiencing Single ...[+]
|
|
Palabras clave: |
|
|
Derechos de uso: | Reserva de todos los derechos | |
Fuente: |
|
|
DOI: |
|
|
Editorial: |
|
|
Versión del editor: | https://doi.org/10.1109/TLA.2024.10500715 | |
Coste APC: |
|
|
Código del Proyecto: |
|
|
Agradecimientos: |
|
|
Tipo: |
|