- -

Effects of intermittent faults on the reliability of a Reduced Instruction Set Computing (RISC) microprocessor

RiuNet: Repositorio Institucional de la Universidad Politécnica de Valencia

Compartir/Enviar a

Citas

Estadísticas

  • Estadisticas de Uso

Effects of intermittent faults on the reliability of a Reduced Instruction Set Computing (RISC) microprocessor

Mostrar el registro sencillo del ítem

Ficheros en el ítem

dc.contributor.author Gracia-Morán, Joaquín es_ES
dc.contributor.author Baraza Calvo, Juan Carlos es_ES
dc.contributor.author Gil Tomás, Daniel Antonio es_ES
dc.contributor.author Saiz-Adalid, Luis-J. es_ES
dc.contributor.author Gil, Pedro es_ES
dc.date.accessioned 2015-04-21T14:30:06Z
dc.date.available 2015-04-21T14:30:06Z
dc.date.issued 2014-01-24
dc.identifier.issn 0018-9529
dc.identifier.uri http://hdl.handle.net/10251/49071
dc.description © 2014 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. es_ES
dc.description.abstract With the scaling of complementary metal-oxide-semiconductor (CMOS) technology to the submicron range, designers have to deal with a growing number and variety of fault types. In this way, intermittent faults are gaining importance in modern very large scale integration (VLSI) circuits. The presence of these faults is increasing due to the complexity of manufacturing processes (which produce residues and parameter variations), together with special aging mechanisms. This work presents a case study of the impact of intermittent faults on the behavior of a reduced instruction set computing (RISC) microprocessor. We have carried out an exhaustive reliability assessment by using very-high-speed-integrated-circuit hardware description language (VHDL)-based fault injection. In this way, we have been able to modify different intermittent fault parameters, to select various targets, and even, to compare the impact of intermittent faults with those induced by transient and permanent faults. es_ES
dc.description.sponsorship This work was supported by the Spanish Government under the Research Project TIN2009-13825 and by the Universitat Politecnica de Valencia under the Project SP20120806. Associate Editor: L. Cui. en_EN
dc.language Inglés es_ES
dc.publisher Institute of Electrical and Electronics Engineers (IEEE) es_ES
dc.relation.ispartof IEEE Transactions on Reliability es_ES
dc.rights Reserva de todos los derechos es_ES
dc.subject Fault injection es_ES
dc.subject Hardware description languages es_ES
dc.subject Integrated circuit reliability es_ES
dc.subject Intermittent faults es_ES
dc.subject Reduced instruction set computing (RISC) microprocessor es_ES
dc.subject.classification ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES es_ES
dc.title Effects of intermittent faults on the reliability of a Reduced Instruction Set Computing (RISC) microprocessor es_ES
dc.type Artículo es_ES
dc.identifier.doi 10.1109/TR.2014.2299711
dc.relation.projectID info:eu-repo/grantAgreement/MICINN//TIN2009-13825/ES/Sistemas Empotrados Seguros Y Confiables Basados En Componentes/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/UPV//SP20120806/ es_ES
dc.rights.accessRights Abierto es_ES
dc.contributor.affiliation Universitat Politècnica de València. Departamento de Informática de Sistemas y Computadores - Departament d'Informàtica de Sistemes i Computadors es_ES
dc.contributor.affiliation Universitat Politècnica de València. Instituto Universitario de Aplicaciones de las Tecnologías de la Información - Institut Universitari d'Aplicacions de les Tecnologies de la Informació es_ES
dc.description.bibliographicCitation Gracia-Morán, J.; Baraza Calvo, JC.; Gil Tomás, DA.; Saiz-Adalid, L.; Gil, P. (2014). Effects of intermittent faults on the reliability of a Reduced Instruction Set Computing (RISC) microprocessor. IEEE Transactions on Reliability. 63(1):144-153. https://doi.org/10.1109/TR.2014.2299711 es_ES
dc.description.accrualMethod S es_ES
dc.relation.publisherversion http://dx.doi.org/10.1109/TR.2014.2299711 es_ES
dc.description.upvformatpinicio 144 es_ES
dc.description.upvformatpfin 153 es_ES
dc.type.version info:eu-repo/semantics/publishedVersion es_ES
dc.description.volume 63 es_ES
dc.description.issue 1 es_ES
dc.relation.senia 261075
dc.contributor.funder Ministerio de Ciencia e Innovación es_ES
dc.contributor.funder Universitat Politècnica de València es_ES


Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem