Mostrar el registro completo del ítem
Martí-Campoy, A.; Rodríguez-Ballester, F. (2019). Combining watchdog processor with instruction cache locking for a fault-tolerant, predictable architecture applied to fixed-priority, preemptive, multitasking real-time systems. IEEE. 259-265. https://doi.org/10.1109/ETFA.2019.8869168
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/181294
Título: | Combining watchdog processor with instruction cache locking for a fault-tolerant, predictable architecture applied to fixed-priority, preemptive, multitasking real-time systems | |
Autor: | ||
Entidad UPV: |
|
|
Fecha difusión: |
|
|
Resumen: |
[EN] Control flow monitoring using a watchdog processor is a well-known technique to increase the dependability of a microprocessor system. Most approaches embed reference signatures for the watchdog processor into the ...[+]
|
|
Palabras clave: |
|
|
Derechos de uso: | Reserva de todos los derechos | |
ISBN: |
|
|
Fuente: |
|
|
DOI: |
|
|
Editorial: |
|
|
Versión del editor: | https://doi.org/10.1109/ETFA.2019.8869168 | |
Título del congreso: |
|
|
Lugar del congreso: |
|
|
Fecha congreso: |
|
|
Código del Proyecto: |
|
|
Agradecimientos: |
This work was partially funded by the Plan Nacional
de I+D, Comision Interministerial de Ciencia y Tecnologia
(FEDER-CICYT) under the project HAR2017-85557-P and
Agencia Estatal de Investigacion under the project ...[+]
|
|
Tipo: |
|