Mostrar el registro completo del ítem
Aceituno-Peinado, JM.; Guasque Ortega, A.; Balbastre, P.; Simó Ten, JE.; Crespo, A. (2021). Hardware resources contention-aware scheduling of hard real-time multiprocessor systems. Journal of Systems Architecture. 118:1-11. https://doi.org/10.1016/j.sysarc.2021.102223
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/183722
Título: | Hardware resources contention-aware scheduling of hard real-time multiprocessor systems | |
Autor: | ||
Entidad UPV: |
|
|
Fecha difusión: |
|
|
Resumen: |
[EN] In hard real-time embedded systems, switching to multicores is a step that most application domains delay asmuch as possible. This is mainly due to the number of sources of indeterminism, which mainly involve ...[+]
|
|
Palabras clave: |
|
|
Derechos de uso: | Reconocimiento - No comercial - Sin obra derivada (by-nc-nd) | |
Fuente: |
|
|
DOI: |
|
|
Editorial: |
|
|
Versión del editor: | https://doi.org/10.1016/j.sysarc.2021.102223 | |
Código del Proyecto: |
|
|
Agradecimientos: |
|
|
Tipo: |
|