- -

Design, Implementation and Evaluation of a Low Redundant Error Correction Code

RiuNet: Repositorio Institucional de la Universidad Politécnica de Valencia

Compartir/Enviar a

Citas

Estadísticas

  • Estadisticas de Uso

Design, Implementation and Evaluation of a Low Redundant Error Correction Code

Mostrar el registro sencillo del ítem

Ficheros en el ítem

dc.contributor.author Gracia-Morán, Joaquín es_ES
dc.contributor.author Saiz-Adalid, Luis-J. es_ES
dc.contributor.author Baraza-Calvo, Juan-Carlos es_ES
dc.contributor.author Gil Tomás, Daniel Antonio es_ES
dc.contributor.author Gil, Pedro es_ES
dc.date.accessioned 2022-09-13T18:02:52Z
dc.date.available 2022-09-13T18:02:52Z
dc.date.issued 2021-11 es_ES
dc.identifier.uri http://hdl.handle.net/10251/185956
dc.description.abstract [EN] The continuous raise in the integration scale of CMOS technology has provoked an augment in the fault rate. Particularly, computer memory is affected by Single Cell Upsets (SCU) and Multiple Cell Upsets (MCU). A common method to tolerate errors in this element is the use of Error Correction Codes (ECC). The addition of an ECC introduces a series of overheads: silicon area, power consumption and delay overheads of encoding and decoding circuits, as well as several extra bits added to allow detecting and/or correcting errors. ECC can be designed with different parameters in mind: low redundancy, low delay, error coverage, etc. The idea of this paper is to study the effects produced when adding an ECC to a microprocessor with respect to overheads. Usually, ECC with different characteristics are continuously proposed. However, a great quantity of these proposals only present the ECC, not showing its behavior when using them in a microprocessor. In this work, we present the design of an ECC whose main characteristic is a low number of code bits (low redundancy). Then, we study the overhead this ECC introduces. Firstly, we show a study of silicon area, delay and power consumption of encoder and decoder circuits, and secondly, how the addition of this ECC affects to a RISC microprocessor. es_ES
dc.description.sponsorship © 2021 IEEE. Personal use of this material is permitted. Permissíon from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertisíng or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. es_ES
dc.language Español es_ES
dc.publisher Institute of Electrical and Electronics Engineers es_ES
dc.relation.ispartof IEEE Latin America Transactions es_ES
dc.rights Reserva de todos los derechos es_ES
dc.subject Error correction code es_ES
dc.subject Low redundancy es_ES
dc.subject Fault-tolerant systems es_ES
dc.subject Reliability es_ES
dc.subject Single cell upsets es_ES
dc.subject Multiple cell upsets es_ES
dc.subject.classification ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES es_ES
dc.title Design, Implementation and Evaluation of a Low Redundant Error Correction Code es_ES
dc.type Artículo es_ES
dc.identifier.doi 10.1109/TLA.2021.9475624 es_ES
dc.relation.projectID info:eu-repo/grantAgreement/UPV//200190032/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/UPV//PAID-06-18/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/AEI//TIN2016-81075-R//MECANISMOS DE ADAPTACION CONFIABLE PARA VEHICULOS AUTONOMOS Y CONECTADOS/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/UPV-VIN//SP20180334//Desarrollo e implementación de Circuitos Correctores de Errores de baja redundancia para Sistemas Empotrados Distribuidos Reconfigurables (DIECC-SEDR)/ es_ES
dc.rights.accessRights Abierto es_ES
dc.contributor.affiliation Universitat Politècnica de València. Departamento de Informática de Sistemas y Computadores - Departament d'Informàtica de Sistemes i Computadors es_ES
dc.description.bibliographicCitation Gracia-Morán, J.; Saiz-Adalid, L.; Baraza-Calvo, J.; Gil Tomás, DA.; Gil, P. (2021). Design, Implementation and Evaluation of a Low Redundant Error Correction Code. IEEE Latin America Transactions. 19(11):1903-1911. https://doi.org/10.1109/TLA.2021.9475624 es_ES
dc.description.accrualMethod S es_ES
dc.relation.publisherversion https://doi.org/10.1109/TLA.2021.9475624 es_ES
dc.description.upvformatpinicio 1903 es_ES
dc.description.upvformatpfin 1911 es_ES
dc.type.version info:eu-repo/semantics/publishedVersion es_ES
dc.description.volume 19 es_ES
dc.description.issue 11 es_ES
dc.identifier.eissn 1548-0992 es_ES
dc.relation.pasarela S\436176 es_ES
dc.contributor.funder AGENCIA ESTATAL DE INVESTIGACION es_ES
dc.contributor.funder UNIVERSIDAD POLITECNICA DE VALENCIA es_ES
dc.contributor.funder Universitat Politècnica de València es_ES


Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem