- -

A Hybrid Technique Based on ECC and Hardened Cells for Tolerating Random Multiple-Bit Upsets in SRAM Arrays

RiuNet: Repositorio Institucional de la Universidad Politécnica de Valencia

Compartir/Enviar a

Citas

Estadísticas

  • Estadisticas de Uso

A Hybrid Technique Based on ECC and Hardened Cells for Tolerating Random Multiple-Bit Upsets in SRAM Arrays

Mostrar el registro sencillo del ítem

Ficheros en el ítem

dc.contributor.author Gil Tomás, Daniel Antonio es_ES
dc.contributor.author Saiz-Adalid, Luis-J. es_ES
dc.contributor.author Gracia-Morán, Joaquín es_ES
dc.contributor.author Baraza-Calvo, Juan-Carlos es_ES
dc.contributor.author Gil, Pedro es_ES
dc.date.accessioned 2024-07-19T18:06:17Z
dc.date.available 2024-07-19T18:06:17Z
dc.date.issued 2024 es_ES
dc.identifier.uri http://hdl.handle.net/10251/206458
dc.description.abstract [EN] MBU is an increasing challenge in SRAM memory, due to the chip's large area of SRAM, and supply power scaling applied to reduce static consumption. Powerful ECCs can cope with random MBUs, but at the expense of complex encoding/decoding circuits, and high memory redundancy. Alternatively, radiation-hardened cell is an alternative technique that can mask single or even double node upsets in the same cell, but at the cost of increasing the overhead of the memory array. The idea of this work is to combine both techniques to take advantage of their respective strengths. To reduce redundancy and encoder/decoder overheads, SEC Hamming ECC has been chosen. About hardened cells, well-known and robust DICE cells, able to tolerate one node upset, have been used. To assess the proposed technique, we have measured the correction capability after a fault injection campaign, as well as the overhead (redundancy, area, power, and delay) of memory and encoding/decoding circuits. Results show high MBU correction coverages with an affordable overhead. For instance, for very harmful 8-bit random MBUs injected in the same memory word, more than 80% of the cases are corrected. Area overhead values of our proposal, measured with respect to double and triple error correction codes, are less than x1.45. To achieve the same correction coverage only with ECCs, redundancy, and overhead would be much higher. es_ES
dc.description.sponsorship This work was supported by the Ministerio de Ciencia e Innovación/Agencia Estatal de Investigación by project MCIN/AEI/10.13039/501100011033 under Grant PID2020-120271RB-I00 es_ES
dc.language Inglés es_ES
dc.publisher Institute of Electrical and Electronics Engineers es_ES
dc.relation.ispartof IEEE Access es_ES
dc.rights Reconocimiento - No comercial - Sin obra derivada (by-nc-nd) es_ES
dc.subject Codes es_ES
dc.subject Redundancy es_ES
dc.subject Error correction codes es_ES
dc.subject Proposals es_ES
dc.subject Random access memory es_ES
dc.subject Transistors es_ES
dc.subject Circuits es_ES
dc.subject Radiation hardening (electronics) es_ES
dc.subject Error correcting codes es_ES
dc.subject Random multiple-bit upsets es_ES
dc.subject Radiation-hardened cells es_ES
dc.subject Soft errors es_ES
dc.subject Static RAM es_ES
dc.subject.classification ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES es_ES
dc.title A Hybrid Technique Based on ECC and Hardened Cells for Tolerating Random Multiple-Bit Upsets in SRAM Arrays es_ES
dc.type Artículo es_ES
dc.identifier.doi 10.1109/ACCESS.2024.3402532 es_ES
dc.relation.projectID info:eu-repo/grantAgreement/AEI/Plan Estatal de Investigación Científica y Técnica y de Innovación 2017-2020/PID2020-120271RB-I00/ES/ACELERADORES BASADOS EN FPGAS PARA REDES NEURONALES PROFUNDAS SUFICIENTEMENTE CONFIABLES PARA SISTEMAS DE AUTOMOCION/ es_ES
dc.rights.accessRights Abierto es_ES
dc.contributor.affiliation Universitat Politècnica de València. Escuela Técnica Superior de Ingenieros Industriales - Escola Tècnica Superior d'Enginyers Industrials es_ES
dc.contributor.affiliation Universitat Politècnica de València. Escola Tècnica Superior d'Enginyeria Informàtica es_ES
dc.description.bibliographicCitation Gil Tomás, DA.; Saiz-Adalid, L.; Gracia-Morán, J.; Baraza-Calvo, J.; Gil, P. (2024). A Hybrid Technique Based on ECC and Hardened Cells for Tolerating Random Multiple-Bit Upsets in SRAM Arrays. IEEE Access. 12:70662-70675. https://doi.org/10.1109/ACCESS.2024.3402532 es_ES
dc.description.accrualMethod S es_ES
dc.relation.publisherversion https://doi.org/10.1109/ACCESS.2024.3402532 es_ES
dc.description.upvformatpinicio 70662 es_ES
dc.description.upvformatpfin 70675 es_ES
dc.type.version info:eu-repo/semantics/publishedVersion es_ES
dc.description.volume 12 es_ES
dc.identifier.eissn 2169-3536 es_ES
dc.relation.pasarela S\520374 es_ES
dc.contributor.funder Agencia Estatal de Investigación es_ES


Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem