Mostrar el registro completo del ítem
Hernández Luz, C.; Roca Pérez, A.; Flich Cardo, J.; Silla Jiménez, F.; Duato Marín, JF. (2011). Fault-tolerant vertical link design for effective 3D stacking. IEEE Computer Architecture Letters. 10(2):41-44. https://doi.org/10.1109/L-CA.2011.17
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/35905
Título: | Fault-tolerant vertical link design for effective 3D stacking | |
Autor: | Roca Pérez, Antoni Duato Marín, José Francisco | |
Entidad UPV: |
|
|
Fecha difusión: |
|
|
Resumen: |
[EN] Recently, 3D stacking has been proposed to alleviate the memory bandwidth limitation arising in chip multiprocessors
(CMPs). As the number of integrated cores in the chip increases the access to external memory becomes ...[+]
|
|
Palabras clave: |
|
|
Derechos de uso: | Reserva de todos los derechos | |
Fuente: |
|
|
DOI: |
|
|
Editorial: |
|
|
Versión del editor: | http://dx.doi.org/10.1109/L-CA.2011.17 | |
Código del Proyecto: |
|
|
Agradecimientos: |
This work was supported by the Spanish MEC and MICINN, as well as European Comission FEDER funds, under Grants CSD2006-00046 and TIN2009-14475-C04. It was also partly supported by the project NaNoC (project label 248972) ...[+]
|
|
Tipo: |
|