Mostrar el registro sencillo del ítem
dc.contributor.author | Martí Campoy, Antonio | es_ES |
dc.contributor.author | Rodríguez Ballester, Francisco | es_ES |
dc.contributor.author | Ors Carot, Rafael | es_ES |
dc.date.accessioned | 2015-02-04T17:10:20Z | |
dc.date.available | 2015-02-04T17:10:20Z | |
dc.date.issued | 2013 | |
dc.identifier.issn | 1942-261X | |
dc.identifier.uri | http://hdl.handle.net/10251/46758 | |
dc.description.abstract | [EN] In recent years, cache locking have appeared as a solution to ease the schedulability analysis of real-time systems using cache memories maintaining, at the same time, similar performance improvements than regular cache memories. New devices for the embedded market couple a processor and a programmable logic device designed to enhance system flexibility and increase the possibilities of customisation in the field. This arrangement may help to improve the use of cache locking in real-time systems. This work proposes the use of this embedded programmable logic device to implement a logic function that provides the cache controller the information it needs in order to determine if a referenced main memory block has to be loaded and locked into the cache; we have called this circuit a Locking State Generator. Experiments show the requirements in terms of number of hardware resources and a way to reduce them and the circuit complexity. This reduction ranges from 50% up to 80% of the number of hardware resources originally needed to build the Locking State Generator circuit. | es_ES |
dc.description.sponsorship | This work has been partially supported by PAID-06-11/2055 of Universitat Politecnica de València and TIN2011-28435- C03-01 of Ministerio de Ciencia e Innovacion. | |
dc.language | Inglés | es_ES |
dc.relation.ispartof | International Journal On Advances in Systems and Measurements | es_ES |
dc.rights | Reconocimiento - No comercial - Compartir igual (by-nc-sa) | es_ES |
dc.subject | Real time systems | es_ES |
dc.subject | Cache locking | es_ES |
dc.subject | FPGA | es_ES |
dc.subject | Memory hierarchy | es_ES |
dc.subject.classification | ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES | es_ES |
dc.title | LUT saving in embedded FPGAs for cache locking in real-time systems | es_ES |
dc.type | Artículo | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/UPV//PAID-06-11-2055/ | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/MICINN//TIN2011-28435-C03-01/ES/INVESTIGACION EN LA MEJORA DE LA CONFIABILIDAD DE APLICACIONES BASADAS EN WSN MEDIANTE EL DESARROLLO DE UNA PLATAFORMA HIBRIDA DE MONITORIZACION/ | es_ES |
dc.rights.accessRights | Abierto | es_ES |
dc.contributor.affiliation | Universitat Politècnica de València. Departamento de Informática de Sistemas y Computadores - Departament d'Informàtica de Sistemes i Computadors | es_ES |
dc.description.bibliographicCitation | Martí Campoy, A.; Rodríguez Ballester, F.; Ors Carot, R. (2013). LUT saving in embedded FPGAs for cache locking in real-time systems. International Journal On Advances in Systems and Measurements. 6(1-2):190-199. http://hdl.handle.net/10251/46758 | es_ES |
dc.description.accrualMethod | S | es_ES |
dc.relation.publisherversion | http://www.iariajournals.org/systems_and_measurements/ | es_ES |
dc.description.upvformatpinicio | 190 | es_ES |
dc.description.upvformatpfin | 199 | es_ES |
dc.type.version | info:eu-repo/semantics/publishedVersion | es_ES |
dc.description.volume | 6 | es_ES |
dc.description.issue | 1-2 | es_ES |
dc.relation.senia | 246363 | |
dc.contributor.funder | Ministerio de Ciencia e Innovación | |
dc.contributor.funder | Universitat Politècnica de València |