García Herrero, FM.; Canet Subiela, MJ.; Valls Coquillat, J. (2014). Non-binary LDPC decoder based on simplified enhanced generalized bit flipping algorithm. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 22(6):1455-1459. https://doi.org/10.1109/TVLSI.2013.2276067
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/52447
Title:
|
Non-binary LDPC decoder based on simplified enhanced generalized bit flipping algorithm
|
Author:
|
García Herrero, Francisco Miguel
Canet Subiela, Mª José
Valls Coquillat, Javier
|
UPV Unit:
|
Universitat Politècnica de València. Departamento de Ingeniería Electrónica - Departament d'Enginyeria Electrònica
Universitat Politècnica de València. Instituto Universitario de Telecomunicación y Aplicaciones Multimedia - Institut Universitari de Telecomunicacions i Aplicacions Multimèdia
|
Issued date:
|
|
Abstract:
|
A simplified version of the enhanced serial generalized bit-flipping algorithm is proposed in this brief. This new algorithm reduces the quantity of information that is stored with a negligible performance loss of 0.05 dB ...[+]
A simplified version of the enhanced serial generalized bit-flipping algorithm is proposed in this brief. This new algorithm reduces the quantity of information that is stored with a negligible performance loss of 0.05 dB compared with previous proposals. In addition, the algorithm allows us not only to save memory, but also to reduce the number of arithmetic resources needed. In addition, a new initialization of the algorithm avoids using techniques to control data growth without any performance degradation, reduces routing, increasing
the maximum frequency achievable, and saves logic. The decoder derived from the simplified algorithm requires almost half the area of previous architectures, with a throughput of 716 Mbps on a 90-nm CMOS process for the (837, 723) nonbinary code over GF(32) at ten iterations.
[-]
|
Subjects:
|
Error correction codes
,
Hardware architecture
,
Iterative decoding
,
Nonbinary low-density parity-check codes
,
Symbol flipping decoding
|
Copyrigths:
|
Cerrado |
Source:
|
IEEE Transactions on Very Large Scale Integration (VLSI) Systems. (issn:
1063-8210
)
|
DOI:
|
10.1109/TVLSI.2013.2276067
|
Publisher:
|
Institute of Electrical and Electronics Engineers (IEEE)
|
Publisher version:
|
http://dx.doi.org/10.1109/TVLSI.2013.2276067
|
Project ID:
|
info:eu-repo/grantAgreement/MICINN//TEC2011-27916/ES/ALGORITMOS Y ARQUITECTURAS DE FEC PARA FUTUROS SISTEMAS DE COMUNICACIONES/
info:eu-repo/grantAgreement/UPV//PAID-06-2012-SP20120625/
info:eu-repo/grantAgreement/ME//AP2010-5178/ES/AP2010-5178/
|
Thanks:
|
Manuscript received December 26, 2012; revised May 21, 2013; accepted July 25, 2013. Date of publication August 21, 2013; date of current version May 20, 2014. This work was supported in part by the Spanish Ministerio de ...[+]
Manuscript received December 26, 2012; revised May 21, 2013; accepted July 25, 2013. Date of publication August 21, 2013; date of current version May 20, 2014. This work was supported in part by the Spanish Ministerio de Ciencia e Innovacion under Grant TEC2011-27916 and in part by the Universidad Politecnica de Valencia under Grant PAID-06-2012-SP20120625. The work of F. Garcia-Herrero was supported by the Spanish Ministerio de Educacion under Grant AP2010-5178.
[-]
|
Type:
|
Artículo
|