Mostrar el registro sencillo del ítem
dc.contributor.author | Valero Bresó, Alejandro | es_ES |
dc.contributor.author | Petit Martí, Salvador Vicente | es_ES |
dc.contributor.author | Sahuquillo Borrás, Julio | es_ES |
dc.contributor.author | Kaeli, David R. | es_ES |
dc.contributor.author | Duato Marín, José Francisco | es_ES |
dc.date.accessioned | 2016-05-16T10:24:10Z | |
dc.date.available | 2016-05-16T10:24:10Z | |
dc.date.issued | 2015-02 | |
dc.identifier.issn | 0141-9331 | |
dc.identifier.uri | http://hdl.handle.net/10251/64110 | |
dc.description.abstract | DRAM technology requires refresh operations to be performed in order to avoid data loss due to capacitance leakage. Refresh operations consume a significant amount of dynamic energy, which increases with the storage capacity. To reduce this amount of energy, prior work has focused on reducing refreshes in off-chip memories. However, this problem also appears in on-chip eDRAM memories implemented in current low-level caches. The refresh energy can dominate the dynamic consumption when a high percentage of the chip area is devoted to eDRAM cache structures. Replacement algorithms for high-associativity low-level caches select the victim block avoiding blocks more likely to be reused soon. This paper combines the state-of-the-art MRUT replacement algorithm with a novel refresh policy. Refresh operations are performed based on information produced by the replacement algorithm. The proposed refresh policy is implemented on top of an energy-aware eDRAM cache architecture, which implements bank-prediction and swap operations to save energy. Experimental results show that, compared to a conventional eDRAM design, the proposed energyaware cache can achieve by 72% refresh energy savings. Considering the entire on-chip memory hierarchy consumption, the overall energy savings are 30%. These benefits come with minimal impact on performance (by 1.2%) and area overhead (by 0.4%). 2014 Elsevier B.V. All rights reserved. | es_ES |
dc.description.sponsorship | This work was supported by the Spanish Ministerio de Economia y Competitiyidad (MINECO) and FEDER funds under Grant TIN2012-38341-C04-01. Additionally, it was also supported by the Intel Early Career Honor Programme Award and the Intel Doctoral Student Honor Programme Award. Prof. David R. Kaeli was supported in part by an NSF Award, CNS-1319501. | en_EN |
dc.language | Inglés | es_ES |
dc.publisher | Elsevier | es_ES |
dc.relation.ispartof | Microprocessors and Microsystems | es_ES |
dc.rights | Reserva de todos los derechos | es_ES |
dc.subject | On-chip caches | es_ES |
dc.subject | Reuse information | es_ES |
dc.subject | Selective refresh | es_ES |
dc.subject.classification | ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES | es_ES |
dc.title | A reuse-based refresh policy for energy-aware eDRAM caches | es_ES |
dc.type | Artículo | es_ES |
dc.identifier.doi | 10.1016/j.micpro.2014.12.001 | |
dc.relation.projectID | info:eu-repo/grantAgreement/MINECO//TIN2012-38341-C04-01/ES/MEJORA DE LA ARQUITECTURA DE SERVIDORES, SERVICIOS Y APLICACIONES/ | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/NSF//1319501/US/CSR: Small: Power Efficient Emerging Heterogeneous Platforms/ | es_ES |
dc.rights.accessRights | Abierto | es_ES |
dc.contributor.affiliation | Universitat Politècnica de València. Departamento de Informática de Sistemas y Computadores - Departament d'Informàtica de Sistemes i Computadors | es_ES |
dc.description.bibliographicCitation | Valero Bresó, A.; Petit Martí, SV.; Sahuquillo Borrás, J.; Kaeli, DR.; Duato Marín, JF. (2015). A reuse-based refresh policy for energy-aware eDRAM caches. Microprocessors and Microsystems. 39(1):37-48. https://doi.org/10.1016/j.micpro.2014.12.001 | es_ES |
dc.description.accrualMethod | S | es_ES |
dc.relation.publisherversion | http://dx.doi.org/10.1016/j.micpro.2014.12.001 | es_ES |
dc.description.upvformatpinicio | 37 | es_ES |
dc.description.upvformatpfin | 48 | es_ES |
dc.type.version | info:eu-repo/semantics/publishedVersion | es_ES |
dc.description.volume | 39 | es_ES |
dc.description.issue | 1 | es_ES |
dc.relation.senia | 309022 | es_ES |
dc.contributor.funder | Ministerio de Economía y Competitividad | es_ES |
dc.contributor.funder | Intel Corporation | es_ES |