- -

Simplified trellis min-max decoder architecture for nonbinary low-density parity-check codes

RiuNet: Repositorio Institucional de la Universidad Politécnica de Valencia

Compartir/Enviar a

Citas

Estadísticas

  • Estadisticas de Uso

Simplified trellis min-max decoder architecture for nonbinary low-density parity-check codes

Mostrar el registro sencillo del ítem

Ficheros en el ítem

dc.contributor.author Lacruz Jucht, Jesús Omar es_ES
dc.contributor.author García Herrero, Francisco Miguel es_ES
dc.contributor.author Declercq, David es_ES
dc.contributor.author Valls Coquillat, Javier es_ES
dc.date.accessioned 2016-06-02T16:32:02Z
dc.date.available 2016-06-02T16:32:02Z
dc.date.issued 2015-09
dc.identifier.issn 1063-8210
dc.identifier.uri http://hdl.handle.net/10251/65131
dc.description © 2015 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. es_ES
dc.description.abstract Nonbinary low-density parity-check (NB-LDPC) codes have become an efficient alternative to their binary counterparts in different scenarios, such as moderate codeword lengths, high-order modulations, and burst error correction. Unfortunately, the complexity of NB-LDPC decoders is still too high for practical applications, especially for the check node (CN) processing, which limits the maximum achievable throughput. Although a great effort has been made in the recent literature to overcome this disadvantage, the proposed decoders are still not ready for high-speed implementations for high-order fields. In this paper, a simplified trellis min max algorithm is proposed, where the CN messages are computed in a parallel way using only the most reliable information. The proposed CN algorithm is implemented using a horizontal layered schedule. The overall decoder architecture has been implemented in a 90-nm CMOS process for a ((N=837) and (K=726)) NB-LDPC code over GF(32), achieving a throughput of 660 Mb/s at nine iterations based on postlayout results. This decoder increases hardware efficiency compared with the existing recent solutions for the same code. es_ES
dc.description.sponsorship This work was supported in part by the Spanish Ministerio de Ciencia e Innovacion under Grant TEC2011-27916; in part by the Universitat Politecnica de Valencia, Gandia, Spain, under Grant PAID-06-2012-SP20120625; and in part by the Institut Universitaire de France, Rennes, France. The work of F. Garcia-Herrero was supported in part by the Spanish Ministerio de Educacion under Grant AP2010-5178 and in part by the Institute Universitaire de France. en_EN
dc.language Inglés es_ES
dc.publisher Institute of Electrical and Electronics Engineers (IEEE) es_ES
dc.relation.ispartof IEEE Transactions on Very Large Scale Integration (VLSI) Systems es_ES
dc.rights Reserva de todos los derechos es_ES
dc.subject Layered decoder es_ES
dc.subject Message passing algorithm es_ES
dc.subject Nonbinary low-density parity-check (NB-LDPC) es_ES
dc.subject Trellis min–max (TMM) es_ES
dc.subject.classification TECNOLOGIA ELECTRONICA es_ES
dc.title Simplified trellis min-max decoder architecture for nonbinary low-density parity-check codes es_ES
dc.type Artículo es_ES
dc.identifier.doi 10.1109/TVLSI.2014.2344113
dc.relation.projectID info:eu-repo/grantAgreement/MICINN//TEC2011-27916/ES/ALGORITMOS Y ARQUITECTURAS DE FEC PARA FUTUROS SISTEMAS DE COMUNICACIONES/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/UPV//PAID-06-12-SP20120625/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/ME//AP2010-5178/ES/AP2010-5178/ es_ES
dc.rights.accessRights Abierto es_ES
dc.contributor.affiliation Universitat Politècnica de València. Departamento de Ingeniería Electrónica - Departament d'Enginyeria Electrònica es_ES
dc.contributor.affiliation Universitat Politècnica de València. Instituto Universitario de Telecomunicación y Aplicaciones Multimedia - Institut Universitari de Telecomunicacions i Aplicacions Multimèdia es_ES
dc.description.bibliographicCitation Lacruz Jucht, JO.; García Herrero, FM.; Declercq, D.; Valls Coquillat, J. (2015). Simplified trellis min-max decoder architecture for nonbinary low-density parity-check codes. IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 23(9):1783-1792. https://doi.org/10.1109/TVLSI.2014.2344113 es_ES
dc.description.accrualMethod S es_ES
dc.relation.publisherversion http://dx.doi.org/10.1109/TVLSI.2014.2344113 es_ES
dc.description.upvformatpinicio 1783 es_ES
dc.description.upvformatpfin 1792 es_ES
dc.type.version info:eu-repo/semantics/publishedVersion es_ES
dc.description.volume 23 es_ES
dc.description.issue 9 es_ES
dc.relation.senia 276934 es_ES
dc.contributor.funder Ministerio de Ciencia e Innovación es_ES
dc.contributor.funder Universitat Politècnica de València es_ES
dc.contributor.funder Ministerio de Educación es_ES
dc.contributor.funder Institut Universitaire de France es_ES


Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem