Aliaga Varea, RJ.; Herrero Bosch, V.; Capra, S.; Pullia, A.; Dueñas, JA.; Grassi, L.; Triossi, A.... (2015). Conceptual design of the TRACE detector readout using a compact, dead time-less analog memory ASIC. Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment. 800:34-39. https://doi.org/10.1016/j.nima.2015.07.067
Por favor, use este identificador para citar o enlazar este ítem: http://hdl.handle.net/10251/65738
Título:
|
Conceptual design of the TRACE detector readout using a compact, dead time-less analog memory ASIC
|
Autor:
|
Aliaga Varea, Ramón José
Herrero Bosch, Vicente
Capra, S.
Pullia, A.
Dueñas, J. A.
Grassi, L.
Triossi, A.
Domingo Pardo, C.
Gadea Gironés, Rafael
González, V.
Hüyük, T.
Sanchís, E.
Gadea, A.
Mengoni, D.
|
Entidad UPV:
|
Universitat Politècnica de València. Departamento de Ingeniería Electrónica - Departament d'Enginyeria Electrònica
|
Fecha difusión:
|
|
Resumen:
|
[EN] The new TRacking Array for light Charged particle Ejectiles (TRACE) detector system requires monitorization and sampling of all pulses in a large number of channels with very strict space and power consumption ...[+]
[EN] The new TRacking Array for light Charged particle Ejectiles (TRACE) detector system requires monitorization and sampling of all pulses in a large number of channels with very strict space and power consumption restrictions for the front-end electronics and cabling. Its readout system is to be based on analog memory ASICs with 64 channels each that sample a View the MathML source window of the waveform of any valid pulses at 200 MHz while discarding any other signals and are read out at 50 MHz with external ADC digitization. For this purpose, a new, compact analog memory architecture is described that allows pulse capture with zero dead time in any channel while vastly reducing the total number of storage cells, particularly for large amounts of input channels. This is accomplished by partitioning the typical Switched Capacitor Array structure into two pipelined, asymmetric stages and introducing FIFO queue-like control circuitry for captured data, achieving total independence between the capture and readout operations.
[-]
|
Palabras clave:
|
Analog memory
,
Dead time
,
Detector readout
,
Front-endelectronics
,
Switched CapacitorArray(SCA)
,
Triggerless data acquisition
|
Derechos de uso:
|
Reserva de todos los derechos
|
Fuente:
|
Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment. (issn:
0168-9002
)
|
DOI:
|
10.1016/j.nima.2015.07.067
|
Editorial:
|
Elsevier
|
Versión del editor:
|
http://dx.doi.org/10.1016/j.nima.2015.07.067
|
Código del Proyecto:
|
info:eu-repo/grantAgreement/MINECO//FPA2012-33650/ES/INVESTIGACION Y DESARROLLO DE LA ELECTRONICA DE FRONT-END DE LOS ARRAYS DE GE DE HISPEC (AGATA) Y DESPEC/
info:eu-repo/grantAgreement/MICINN//FPA2011-29854-C04-01/ES/ESPECTROSCOPIA GAMMA DE ALTA RESOLUCION: EN EL CAMINO HACIA AGATA/
info:eu-repo/grantAgreement/GVA//PROMETEOII%2F2014%2F019/ES/Desarrollos instrumentales para los detectores complementarios de AGATA: Actividad experimental para estudios de estructura nuclear con AGATA y sus detectores complementarios/
|
Agradecimientos:
|
This work was partially supported by the Spanish Ministry of Economy and Competitiveness (MINECO) under Grants FPA2012-33650 and FPA2011-29854-C04, and by the Generalitat Valenciana, Spain, under Grant PROMETEOII/2014/019.[+]
This work was partially supported by the Spanish Ministry of Economy and Competitiveness (MINECO) under Grants FPA2012-33650 and FPA2011-29854-C04, and by the Generalitat Valenciana, Spain, under Grant PROMETEOII/2014/019.
[-]
|
Tipo:
|
Artículo
|