- -

Conceptual design of the TRACE detector readout using a compact, dead time-less analog memory ASIC

RiuNet: Repositorio Institucional de la Universidad Politécnica de Valencia

Compartir/Enviar a

Citas

Estadísticas

  • Estadisticas de Uso

Conceptual design of the TRACE detector readout using a compact, dead time-less analog memory ASIC

Mostrar el registro sencillo del ítem

Ficheros en el ítem

dc.contributor.author Aliaga Varea, Ramón José es_ES
dc.contributor.author Herrero Bosch, Vicente es_ES
dc.contributor.author Capra, S. es_ES
dc.contributor.author Pullia, A. es_ES
dc.contributor.author Dueñas, J. A. es_ES
dc.contributor.author Grassi, L. es_ES
dc.contributor.author Triossi, A. es_ES
dc.contributor.author Domingo Pardo, C. es_ES
dc.contributor.author Gadea Gironés, Rafael es_ES
dc.contributor.author González, V. es_ES
dc.contributor.author Hüyük, T. es_ES
dc.contributor.author Sanchís, E. es_ES
dc.contributor.author Gadea, A. es_ES
dc.contributor.author Mengoni, D. es_ES
dc.date.accessioned 2016-06-13T10:49:29Z
dc.date.available 2016-06-13T10:49:29Z
dc.date.issued 2015-11-11
dc.identifier.issn 0168-9002
dc.identifier.uri http://hdl.handle.net/10251/65738
dc.description.abstract [EN] The new TRacking Array for light Charged particle Ejectiles (TRACE) detector system requires monitorization and sampling of all pulses in a large number of channels with very strict space and power consumption restrictions for the front-end electronics and cabling. Its readout system is to be based on analog memory ASICs with 64 channels each that sample a View the MathML source window of the waveform of any valid pulses at 200 MHz while discarding any other signals and are read out at 50 MHz with external ADC digitization. For this purpose, a new, compact analog memory architecture is described that allows pulse capture with zero dead time in any channel while vastly reducing the total number of storage cells, particularly for large amounts of input channels. This is accomplished by partitioning the typical Switched Capacitor Array structure into two pipelined, asymmetric stages and introducing FIFO queue-like control circuitry for captured data, achieving total independence between the capture and readout operations. es_ES
dc.description.sponsorship This work was partially supported by the Spanish Ministry of Economy and Competitiveness (MINECO) under Grants FPA2012-33650 and FPA2011-29854-C04, and by the Generalitat Valenciana, Spain, under Grant PROMETEOII/2014/019.
dc.language Inglés es_ES
dc.publisher Elsevier es_ES
dc.relation.ispartof Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment es_ES
dc.rights Reserva de todos los derechos es_ES
dc.subject Analog memory es_ES
dc.subject Dead time es_ES
dc.subject Detector readout es_ES
dc.subject Front-endelectronics es_ES
dc.subject Switched CapacitorArray(SCA) es_ES
dc.subject Triggerless data acquisition es_ES
dc.subject.classification TECNOLOGIA ELECTRONICA es_ES
dc.title Conceptual design of the TRACE detector readout using a compact, dead time-less analog memory ASIC es_ES
dc.type Artículo es_ES
dc.identifier.doi 10.1016/j.nima.2015.07.067
dc.relation.projectID info:eu-repo/grantAgreement/MINECO//FPA2012-33650/ES/INVESTIGACION Y DESARROLLO DE LA ELECTRONICA DE FRONT-END DE LOS ARRAYS DE GE DE HISPEC (AGATA) Y DESPEC/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/MICINN//FPA2011-29854-C04-01/ES/ESPECTROSCOPIA GAMMA DE ALTA RESOLUCION: EN EL CAMINO HACIA AGATA/ es_ES
dc.relation.projectID info:eu-repo/grantAgreement/GVA//PROMETEOII%2F2014%2F019/ES/Desarrollos instrumentales para los detectores complementarios de AGATA: Actividad experimental para estudios de estructura nuclear con AGATA y sus detectores complementarios/ es_ES
dc.rights.accessRights Abierto es_ES
dc.contributor.affiliation Universitat Politècnica de València. Departamento de Ingeniería Electrónica - Departament d'Enginyeria Electrònica es_ES
dc.description.bibliographicCitation Aliaga Varea, RJ.; Herrero Bosch, V.; Capra, S.; Pullia, A.; Dueñas, JA.; Grassi, L.; Triossi, A.... (2015). Conceptual design of the TRACE detector readout using a compact, dead time-less analog memory ASIC. Nuclear Instruments and Methods in Physics Research Section A: Accelerators, Spectrometers, Detectors and Associated Equipment. 800:34-39. https://doi.org/10.1016/j.nima.2015.07.067 es_ES
dc.description.accrualMethod S es_ES
dc.relation.publisherversion http://dx.doi.org/10.1016/j.nima.2015.07.067 es_ES
dc.description.upvformatpinicio 34 es_ES
dc.description.upvformatpfin 39 es_ES
dc.type.version info:eu-repo/semantics/publishedVersion es_ES
dc.description.volume 800 es_ES
dc.relation.senia 302483 es_ES
dc.contributor.funder Ministerio de Economía y Competitividad
dc.contributor.funder Generalitat Valenciana
dc.contributor.funder Ministerio de Ciencia e Innovación es_ES


Este ítem aparece en la(s) siguiente(s) colección(ones)

Mostrar el registro sencillo del ítem