Mostrar el registro sencillo del ítem
dc.contributor.author | Feliu Pérez, Josué | es_ES |
dc.contributor.author | Sahuquillo Borrás, Julio | es_ES |
dc.contributor.author | Petit Martí, Salvador Vicente | es_ES |
dc.contributor.author | Duato Marín, José Francisco | es_ES |
dc.date.accessioned | 2016-09-26T16:48:20Z | |
dc.date.available | 2016-09-26T16:48:20Z | |
dc.date.issued | 2013-06 | |
dc.identifier.issn | 1877-0509 | |
dc.identifier.uri | http://hdl.handle.net/10251/70449 | |
dc.description.abstract | Performance of current chip multiprocessors (CMPs) is strongly connected with the performance of their last level caches (LLCs), which mainly depends on the cache requirements of the processes as well as their interference. To effectively address such issues, researchers should be aware of the features of LLCs when performing research on real systems. Consequently, some research works have focused on experimentally determining such features, although most existing proposals take assumptions that are not met in current LLCs. To achieve this goal in real machines, we devised three tests that make use of huge pages to control the accessed cache sets, and performance counters to monitor the LLC behavior. The presented tests can be used in many experimental cache-aware research works; for instance in the design of thread scheduling policies. | es_ES |
dc.description.sponsorship | This work was supported by the Spanish Ministerio de Economía y Competitividad (MINECO) and Plan E funds, under Grant TIN2009-14475-C04-01, and by Programa de Apoyo a la Investigación y Desarrollo (PAID-05-12) of the Universitat Politècnica de València under Grant SP20120748. | es_ES |
dc.language | Inglés | es_ES |
dc.publisher | Elsevier | es_ES |
dc.relation.ispartof | Procedia Computer Science | es_ES |
dc.rights | Reserva de todos los derechos | es_ES |
dc.subject | Cache architecture | es_ES |
dc.subject | Cache geometry | es_ES |
dc.subject | Huge pages | es_ES |
dc.subject | Performance counters | es_ES |
dc.subject | LLC | es_ES |
dc.subject.classification | ARQUITECTURA Y TECNOLOGIA DE COMPUTADORES | es_ES |
dc.title | Using huge pages and performance counters to determine the LLC architecture | es_ES |
dc.type | Artículo | es_ES |
dc.type | Comunicación en congreso | es_ES |
dc.identifier.doi | 10.1016/j.procs.2013.05.440 | |
dc.relation.projectID | info:eu-repo/grantAgreement/MICINN//TIN2009-14475-C04-01/ES/Arquitecturas De Servidores, Aplicaciones Y Servicios/ | es_ES |
dc.relation.projectID | info:eu-repo/grantAgreement/UPV//SP20120748/ | es_ES |
dc.rights.accessRights | Abierto | es_ES |
dc.contributor.affiliation | Universitat Politècnica de València. Departamento de Informática de Sistemas y Computadores - Departament d'Informàtica de Sistemes i Computadors | es_ES |
dc.contributor.affiliation | Universitat Politècnica de València. Escola Tècnica Superior d'Enginyeria Informàtica | es_ES |
dc.description.bibliographicCitation | Feliu Pérez, J.; Sahuquillo Borrás, J.; Petit Martí, SV.; Duato Marín, JF. (2013). Using huge pages and performance counters to determine the LLC architecture. Procedia Computer Science. 18:2557-2560. https://doi.org/10.1016/j.procs.2013.05.440 | es_ES |
dc.description.accrualMethod | S | es_ES |
dc.relation.conferencename | International Conference on Computational Science (ICCS 2013): "Computation at the Frontiers of Science" | es_ES |
dc.relation.conferencedate | 2013-06-05 | es_ES |
dc.relation.conferenceplace | Barcelona | es_ES |
dc.relation.publisherversion | http://dx.doi.org/10.1016/j.procs.2013.05.440 | es_ES |
dc.description.upvformatpinicio | 2557 | es_ES |
dc.description.upvformatpfin | 2560 | es_ES |
dc.type.version | info:eu-repo/semantics/publishedVersion | es_ES |
dc.description.volume | 18 | es_ES |
dc.relation.senia | 251566 | es_ES |
dc.contributor.funder | Ministerio de Ciencia e Innovación | es_ES |
dc.contributor.funder | Universitat Politècnica de València | es_ES |